text.skipToContent text.skipToNavigation
Product Variant Information section
Product Specification Section
Pricing Section

Stock: 0

On Order: 0
Factory Stock:Factory Stock: 2,160
Factory Lead Time: 4 Weeks
Minimum Order: 96
Multiple Of: 48
Quantity Web Price
48 $5.66
96 $5.53
144 $5.46
192 $5.41
240+ $5.37


Attributes Table
Input Voltage-Max 4120mV
Temperature Range -40°C to +85°C
Supply Voltage-Nom 4.2V to 5.7V
Frequency-Max 1.1GHz
Features and Applications

The MC100EL34 is a low skew ÷2, ÷4, ÷8 clock generation chip designed explicitly for low skew clock generation applications. The internal dividers are synchronous to each other, therefore, the common output edges are all precisely aligned. The VBB pin, an internally generated voltage supply, is available to this device only. For single-ended input conditions, the unused differential input is connected to VBB as a switching reference voltage. VBB may also rebias AC coupled inputs. When used, decouple VBB and VCC via a 0.01 µF capacitor and limit current sourcing or sinking to 0.5 mA. When not used, VBB should be left open.

The common enable (EN) is synchronous so that the internal dividers will only be enabled/disabled when the internal clock is already in the LOW state. This avoids any chance of generating a runt clock pulse on the internal clock when the device is enabled/disabled as can happen with an asynchronous control. An internal runt pulse could lead to losing synchronization between the internal divider stages. The internal enable flip−flop is clocked on the falling edge of the input clock, therefore, all associated specification limits are referenced to the negative edge of the clock input.

Upon startup, the internal flip-flops will attain a random state; the master reset (MR) input allows for the synchronization of the internal dividers, as well as multiple EL34s in a system. The 100 Series contains temperature compensation.

Key Features:

  • 50 ps Output-to-Output Skew
  • Synchronous Enable/Disable
  • Master Reset for Synchronization
  • PECL Mode Operating Range: VCC = 4.2 V to 5.7 V with VEE = 0 V
  • NECL Mode Operating Range: VCC = 0 V with VEE = −4.2 V to −5.7 V
  • Internal Input 75 kΩ Pulldown Resistors on CLK(s), EN(Bar), and MR
  • Pb−Free Packages are Available