Manufacturer Part #
MPFS250TS-FCG1152I
PolarFire SoC FPGA, RISC-V CPU, 254KLEs
| | |||||||||||
| | |||||||||||
| Mfr. Name: | Microchip | ||||||||||
| Standard Pkg: | Product Variant Information section Available PackagingPackage Qty:1 per Tray | ||||||||||
| Date Code: | |||||||||||
Microchip MPFS250TS-FCG1152I - Product Specification
Shipping Information:
ECCN:
PCN Information:
Description of Change:Microchip has released a new Document for the PolarFire® SoC FPGA Production Devices Errata of devices. • SD compliance tests are completed.• Added row to Table 1-1. Summary of PolarFire® SoC FPGA Errata for “External VERIFY_DIGEST with POR Digest Check for Fabric Components.”• Deprecated Feature: Use of External VERIFY_DIGEST with POR Digest Check for Fabric Components.Reason for Change: To improve productivity. Date Document Changes Effective: 19 Sep 2025
Description of Change:Microchip has released a new Datasheet for the PolarFire® SoC Datasheet of devices.• Added reference to PolarFire Core SoC products (MPFSxxxTC) in Silicon and Libero Tool Status, Transceiver Switching Characteristics, Transceiver Protocol Characteristics, FPGA Programming Time, FPGA Bitstream Sizes, Digest Time, Verify Time, and Authentication Time. • Changed status to Production - all temperature grades for all products in Table 2-1. • Updated prodution status and Libero release info for MPFS460T in Table 2-2. • Corrected the part numbers in military devices in Table 2-3. • In Table 2-4, updated Libero version and status to Production for all devices; removed MPFS460T; added Core devices. • Updated note 7 under Table 3-2 for XCVR calibration time. • Added clarifying note 10 under Recommended Operating Conditions. • Removed reference to PolarFire I/O Timing Spreadsheet in User I/O Switching Characteristics. • Corrected note under Transceiver Performance from Untill specified to Unless specified. • Updated note under I/O Fast Recalibration Time (TRECALIB). • SLVS18, SUBLVDS18 and SLVS25/33 Maximum input buffer speeds have been updated in Input Buffer Speed. • Updated Table 4-139. • Added section SLVS-EC.Reason for Change: To improve productivity. Date Document Changes Effective: 19 May 2025
Description of Change:Released of updated Libero SoC v2022.3 for selected products in the PolarFire FPGA device family, including MPFxxx and RTPF device families as described in the attached customer notice details.Reason for Change:Release updated Libero SoC v2022.3 to prevent usage of device programming bitstreams that could result in false Power-On Reset digest check failures and tamper flag assertion, for scenarios where the user has enabled POR digest check settings for device components not included in the programming bitstream.
Description of Change:Release of updated Synplify Pro ME version S-2021.09M-SP2 FPGA synthesis software bundled with Libero SoC v2022.3Reason for Change:Release updated Synplify Pro ME version S-2021.09M-SP2 FPGA synthesis software bundled with Libero SoC v2022.3 to prevent incorrect Verilog mapping of RTL using increment/decrement operations (++ / --) while indexing into an array on the right-hand side (RHS) of an assignment statement, as described in the attached Customer Notice.
Description of Change:Release of updated Synplify Pro ME version S-2021.09M-SP2 synthesis software bundled with Libero SoC v2022.3 as described in the attached customer notification details.Reason for Change:Release updated Synplify Pro ME version S-2021.09M-SP2 synthesis software bundled with Libero SoC v2022.3 to prevent incorrect VHDL expression evaluation during compilation, when performing subtraction with a real constant number operand, and an additional division/multiplication operation that uses a variable. This is to fix a VHDL compiler issue that occurs in specific VHDL expressions.
PCN Status:Final NotificationDescription of Change:Revision of Libero SoC v2022.3 for selected MPFS250T PolarFire SoC FPGA device family.Change ImpactRefer section 1.1.3 in the Libero SoC v2022.3 release notes available at https://coredocs.s3.amazonaws.com/Libero/2022_3/Tool/libero_soc_v2022_3_release_notes.pdfReason for Change:To improve manufacturability of MPFS250T based products, Libero SoC Design Suite v2022.3 has updated sector clock model data.Change Implementation Status:CompletedEstimated First Ship Date:January 2023 (date code: 2304)
Part Status:
Available Packaging
Package Qty:
1 per Tray