Manufacturer Part #
AS7C31026B-10TCN
AS7C31026B Series 1-Mbit (64 K x 16) 3.3 V 10 ns CMOS Static RAM - TSOP 11-44
| | |||||||||||
| | |||||||||||
| Mfr. Name: | Alliance Memory | ||||||||||
| Standard Pkg: | Product Variant Information section Available PackagingPackage Qty:135 per Tray Package Style:TSOP II-44 Mounting Method:Surface Mount | ||||||||||
| Date Code: | |||||||||||
Alliance Memory AS7C31026B-10TCN - Product Specification
Shipping Information:
ECCN:
PCN Information:
Part Status:
Alliance Memory AS7C31026B-10TCN - Technical Attributes
| Memory Density: | 1Mb |
| Memory Organization: | 64 K x 16 |
| Supply Voltage-Nom: | 3.3V |
| Access Time-Max: | 10ns |
| Temperature Grade: | Commercial |
| Package Style: | TSOP II-44 |
| Mounting Method: | Surface Mount |
Features & Applications
The AS7C31026B is a high-performance CMOS 1,048,576-bit Static Random Access Memory (SRAM) device organized as 65,536 words × 16 bits. It is designed for memory applications where fast data access, low power, and simple interfacing are desired. Equal address access and cycle times (tAA, tRC, tWC) of 10/12/15/20 ns with output enable access times (tOE) of 5, 6, 7, 8 ns are ideal for high-performance applications.
When CE is high, the device enters standby mode. A write cycle is accomplished by asserting write enable (WE) and chip enable (CE). Data on the input pins I/O0 through I/O15 is written on the rising edge of WE (write cycle 1) or CE (write cycle 2). To avoid bus contention, external devices should drive I/O pins only after outputs have been disabled with output enable (OE) or write enable (WE).
A read cycle is accomplished by asserting output enable (OE) and chip enable (CE) with write enable (WE) high. The chips drive I/O pins with the data word referenced by the input address. When either chip enable or output enable is inactive or write enable is active, output drivers stay in high-impedance mode.
The device provides multiple center power and ground pins, and separate byte enable controls, allowing individual bytes to be written and read. LB controls the lower bits, I/O0 through I/O7, and UB controls the higher bits, I/O8 through I/O15. All chip inputs and outputs are TTL-compatible, and operation is from a single 3.3 V supply. The device is packaged in common industry standard packages.
A 1MB 3.3V Fast Asynchronous Alliance product that has a 64K x16 configuration, with commercial temperature range (0°C to 70°C), and a 44-pin TSOP II package. The part supports 10 nanoseconds speeds and is RoHS compliant.Available Packaging
Package Qty:
135 per Tray
Package Style:
TSOP II-44
Mounting Method:
Surface Mount